1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
|
/* -*- Mode: C++; tab-width: 2; indent-tabs-mode: nil; c-basic-offset: 2 -*- */
/***************************************************************************
* wm8523.c
*
* Tue Jun 4 20:47:15 CEST 2013
* Copyright 2013 Bent Bisballe Nyeng
* deva@aasimon.org
****************************************************************************/
/*
* This file is part of Pedal2Metal.
*
* Pedal2Metal is free software; you can redistribute it and/or modify
* it under the terms of the GNU General Public License as published by
* the Free Software Foundation; either version 2 of the License, or
* (at your option) any later version.
*
* Pedal2Metal is distributed in the hope that it will be useful,
* but WITHOUT ANY WARRANTY; without even the implied warranty of
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
* GNU General Public License for more details.
*
* You should have received a copy of the GNU General Public License
* along with Pedal2Metal; if not, write to the Free Software
* Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA.
*/
#include "wm8523.h"
#include <ssp.h>
#include <GPIO.h>
#include <i2s.h>
#define READ_BIT 0b1
#define WRITE_BIT 0b0
// Registers:
#define R0 0
#define R1 1
#define R2 2
#define R3 3
#define R4 4
#define R5 5
#define R6 6
#define R7 7
#define R8 8
typedef struct __attribute__ ((packed)) {
uint8_t reg:7;
uint8_t rw:1;
uint8_t msbyte;
uint8_t lsbyte;
} _reg_t;
static void reg_read(uint8_t portnum, char reg, uint8_t *buf, int size)
{
_reg_t data;
data.rw = READ_BIT;
data.reg = reg;
GPIOSetValue(0, 16, 0);
SSPSend(portnum, (uint8_t *)&data, 1); // write register number and read bit
SSPReceive(portnum, (uint8_t *)&data.msbyte, 2); // read 16bit register value
GPIOSetValue(0, 16, 1);
if(size == 1) {
buf[0] = data.lsbyte;
} else if(size == 2) {
buf[0] = data.lsbyte;
buf[1] = data.msbyte;
} else {
// Error
return;
}
}
static void reg_write(uint8_t portnum, char reg, const uint8_t *buf, int size)
{
_reg_t data;
data.rw = WRITE_BIT;
data.reg = reg;
switch(size) {
case 0:
data.lsbyte = 0;
data.msbyte = 0;
break;
case 1:
data.lsbyte = buf[0];
data.msbyte = 0;
break;
case 2:
data.lsbyte = buf[0];
data.msbyte = buf[1];
break;
default:
// Error...
return;
}
GPIOSetValue(0, 16, 0);
SSPSend(portnum, (uint8_t *)&data, sizeof(data));
GPIOSetValue(0, 16, 1);
}
/**
* Prepare I2S, SSP and GPIO.
*/
#include <LPC17xx.h>
void wm8523_init(uint8_t portnum, wm8523_samplerate_t fs)
{
// Init SPI
GPIOSetDir(0, 16, 1);
GPIOSetValue(0, 16, 1);
if(portnum == 0) SSP0Init();
else SSP1Init();
(void)fs;
#if 1
#else
I2SInit();
// pg. 482
// I2STXMODE 0x400A 8030
// bit 3 Enable for the TX_MCLK output. When 0, output of TX_MCLK is not enabled. When 1, output of TX_MCLK is enabled.
// set to 1, default is 0
uint32_t *i2stxmode = (uint32_t*)0x400a8030;
*i2stxmode |=
(0b1 << 3) // Enable TX_MCLK output.
;
// pg. 477
// I2SDAO 0x400A 8000
// bit 5 When 0, the interface is in master mode. When 1, the interface is in slave mode.
// set to 0, default is 1
uint32_t *i2sdao = (uint32_t*)0x400a8030;
*i2sdao &=
~(0b1 << 5) // Set I2S in master mode.
;
// pg. 481
// I2STXBITRATE 0x400A 8028
// bit 0-5 I2S transmit bit rate. This value plus one is used to divide TX_MCLK to produce the transmit bit clock.
// set to 31 (divide by 32): stereo (2) * 16bit
uint32_t *i2stxbitrate = (uint32_t *)0x400a8028;
*i2stxbitrate = 7;
// bitclock = mclock / (divider+1)
// samplerate = mclock / bitclock
(void)fs;
/*
WM8523_FS_8K,
WM8523_FS_32K,
WM8523_FS_44K1,
WM8523_FS_48K,
WM8523_FS_88K2,
WM8523_FS_96K,
WM8523_FS_176K4,
WM8523_FS_192K,
*/
uint32_t *pclksel1 = (uint32_t *)0x400fc1ac;
*pclksel1 |=
(0b10 << 22) // Select I2S clock: PCLK/2 see pg. 57 table 41/42
;
uint32_t *pinsel9 = (uint32_t *)0x4002c024;
*pinsel9 |=
(0b01 << 26) // Select p4.29 as TX_MCLK
;
/*
uint32_t *pinsel3 = (uint32_t *)0x4002c00c;
*pinsel3 |=
(0b01 << 22) // config p1.27 as CLKOUT
;
// Set up master clock see pg. 66
uint32_t *clkcfg = (uint32_t *)0x400fc1c8;
*clkcfg =
(0b0000 << 0) | // Select RTC as clock source
(0b1111 << 4) | // Divide by 16
(0b1 << 8) // Enable
;
*/
#endif
}
unsigned short wm8523_get_chip_id(uint8_t portnum)
{
unsigned short id;
reg_read(portnum, R0, (uint8_t*)&id, sizeof(id));
return id;
}
void wm8523_reset_registers(uint8_t portnum)
{
reg_write(portnum, R0, 0, 0);
}
uint8_t wm8523_get_hardware_revision(uint8_t portnum)
{
uint8_t rev;
reg_read(portnum, R1, &rev, sizeof(rev));
return rev;
}
wm8523_power_mode_t wm8523_get_power_mode(uint8_t portnum)
{
wm8523_power_mode_t mode;
reg_read(portnum, R2, (uint8_t*)&mode, sizeof(mode));
return mode;
}
void wm8523_set_power_mode(uint8_t portnum, wm8523_power_mode_t mode)
{
reg_write(portnum, R2, (uint8_t*)&mode, sizeof(mode));
}
void wm8523_set_aif_ctrl1(uint8_t portnum, wm8523_aif_ctrl1_t aif_ctrl1)
{
aif_ctrl1.blank = aif_ctrl1.reserved = 0;
reg_write(portnum, R3, (uint8_t*)&aif_ctrl1, sizeof(aif_ctrl1));
}
wm8523_aif_ctrl1_t wm8523_get_aif_ctrl1(uint8_t portnum)
{
wm8523_aif_ctrl1_t aif_ctrl1;
reg_read(portnum, R3, (uint8_t*)&aif_ctrl1, sizeof(aif_ctrl1));
return aif_ctrl1;
}
void wm8523_set_aif_ctrl2(uint8_t portnum, wm8523_aif_ctrl2_t aif_ctrl2)
{
reg_write(portnum, R4, (uint8_t*)&aif_ctrl2, sizeof(aif_ctrl2));
}
wm8523_aif_ctrl2_t wm8523_get_aif_ctrl2(uint8_t portnum)
{
wm8523_aif_ctrl2_t aif_ctrl2;
reg_read(portnum, R4, (uint8_t*)&aif_ctrl2, sizeof(aif_ctrl2));
return aif_ctrl2;
}
void wm8523_set_dac_ctrl3(uint8_t portnum, wm8523_dac_ctrl3_t dac_ctrl3)
{
reg_write(portnum, R5, (uint8_t*)&dac_ctrl3, sizeof(dac_ctrl3));
}
wm8523_dac_ctrl3_t wm8523_get_dac_ctrl3(uint8_t portnum)
{
wm8523_dac_ctrl3_t dac_ctrl3;
reg_read(portnum, R5, (uint8_t*)&dac_ctrl3, sizeof(dac_ctrl3));
return dac_ctrl3;
}
#include "dma.h"
#include <LPC17xx.h>
extern volatile uint8_t *I2STXBuffer, *I2SRXBuffer;
extern volatile uint32_t I2SReadLength;
extern volatile uint32_t I2SWriteLength;
extern volatile uint32_t I2SRXDone, I2STXDone;
extern volatile uint32_t I2SDMA0Done, I2SDMA1Done;
short signal(int x)
{
static short v = 0;
if((x / 1000) % 2) v++;
else v--;
return x % 0xffff;
}
#if 0
//
// Sine approximation using taylor series
// http://en.wikipedia.org/wiki/Taylor_series
//
#define M_PI 3.14159265359
float expand(float x, int e)
{
int fak = 1;
while(e) {
x *= x;
fak *= e;
e--;
}
return x / (float)fak;
}
float _sin(float x)
{
return x - expand(x, 3) + expand(x, 5) - expand(x, 7);
}
#endif
void wm8523_tone()
{
/*
// I2SSTATE 0x400A 8010
// bit 16-19 Reflects the current level of the Transmit FIFO.
uint32_t *i2sstate = (uint32_t *)0x400a8010;
(void)i2sstate;
// I2STXFIFO 0x400A 8008
// 8 × 32-bit transmit FIFO.
uint32_t *i2stxfifo = (uint32_t*)0x400a8008;
// Not DMA mode, enable I2S interrupts.
NVIC_EnableIRQ(I2S_IRQn);
// RX FIFO depth is 1, TX FIFO depth is 8.
//I2SStart();
//i2s_tx_start();
//LPC_I2S->I2SIRQ = (8 << 16) | (1 << 8) | (0x01 << 0);
//uint32_t val = 0;
uint32_t cnt = 0;
while(1) {
while((*i2sstate & (0b1111 << 16)) != 0) { cli_printf("."); }
if(cnt % 80 == 0) cli_printf("\n");
cli_printf(".");
*i2stxfifo = samples[(cnt ++) % sizeof(samples)];
}
*/
#if 0
int i;
short *pcm = (short*)I2STXBuffer;
/// Configure temp register before reading
int pcm_size = BUFSIZE / sizeof(short) / 2; // 2 channels
for ( i = 0; i < pcm_size; i++ ) { // Clear buffer
//float s = _sin((float)i / 44100 * 2 * M_PI * 440);
short s = signal(i);
pcm[2 * i] = s * 1234567890;//s * 32000;//samples[i];
pcm[2 * i + 1] = s * 1234567890;//s * 32000;//samples[i];
//I2SRXBuffer[i] = 0;
}
// I2SInit(); // Initialize I2S
#if I2S_DMA_ENABLED
DMA_Init();
// Select secondary function(I2S) in DMA channels
LPC_SC->DMAREQSEL = (0x1<<DMA_I2S_REQ0)|(0x1<<DMA_I2S_REQ1);
// On DMA channel 0, Source is memory, destination is I2S TX FIFO,
// On DMA channel 1, source is I2S RX FIFO, Destination is memory
// Enable channel and IE bit
DMAChannel_Init( 0, M2P );
LPC_GPDMACH0->DMACCConfig |= (0x18001|(0x00<<1)|(DMA_I2S_REQ0<<6)|(0x01<<11));
//DMAChannel_Init( 1, P2M );
// LPC_GPDMACH1->CConfig |= (0x08001|(DMA_I2S_REQ1<<1)|(0x00<<6)|(0x02<<11));
NVIC_EnableIRQ(DMA_IRQn);
I2SStart();
// Channel 2 is for RX, enable RX first.
//LPC_I2S->I2SDMA2 = (0x01<<0) | (0x08<<8);
// Channel 1 is for TX.
LPC_I2S->I2SDMA1 = (0x01<<1) | (0x01<<16);
// Wait for both DMA0 and DMA1 to finish before verifying.
while(!I2SDMA0Done/* || !I2SDMA1Done*/);
#else
// this does not compile
// Not DMA mode, enable I2S interrupts.
NVIC_EnableIRQ(I2S_IRQn);
// RX FIFO depth is 1, TX FIFO depth is 8.
I2SStart();
LPC_I2S->I2SIRQ = (8 << 16) | (1 << 8) | (0x01 << 0);
while(I2SWriteLength < BUFSIZE) {
while (((LPC_I2S->I2SSTATE >> 16) & 0xFF) == TXFIFO_FULL);
LPC_I2S->I2STXFIFO = I2STXBuffer[I2SWriteLength++];
}
I2STXDone = 1;
// Wait for RX and TX complete before comparison
while(!I2SRXDone || !I2STXDone);
#endif
/*
// Validate TX and RX buffer
for(i=1; i<BUFSIZE; i++) {
if(I2SRXBuffer[i] != I2STXBuffer[i-1]) {
while(1); // Validation error
}
}
while(1); // Don't exit from main when finishing.
*/
#endif
}
|